PCIE( Peripheral Component Interconnect Express (PCIe or PCI-E) protocol
Location: Hyderabad / Bangalore
Salary: DOE
Client: Cyient
Job Responsibilities
Architecture definition and FPGA design creation utilizing all hardware features and IP cores targeted to existing and future Microchip products.
System and FPGA design must exercise all the use models targeted for each product mimicking end applications in a customer setting.
Develop high level system and product level validation plans for new and existing silicon products and project, execute per plan. Review dependencies, estimate effort and identify and communicate risk.
Understand hardware architectures,
define use models and execute / oversee system level design implementations required to utilize the silicon features.
Be not only an effective contributor but also the technical expert related to protocols using high speed serial interfaces in a cross-functional team-oriented environment.
Write high quality code in Verilog, VHDL and C code. Maintain existing code. Support regression and re-use.
Learn new system designs and validation methodologies. Understand FPGA architectures.
Act as the authoritative expert in knowledge domain area(s), be able to mentor senior and junior engineers and provide technical guidance.
Collaborate with cross-functional managers/teams to identify and resolve inter-dependencies.
Define and improve process followed in the department; follow quality metrics and assess per project.
Must be willing to take night calls to participate in morning time India Standard Time zone meetings, when and if required.
Required Qualifications
Minimum Qualifications:
BS degree and MS in Computer Science or in a related field
MS EE/CE with 5+ years of digital FPGA design and validation experience
Knowledge of FPGA architectures is a must
Possess an in-depth understanding of hardware architectures, system level IC design implementation, and knowledge of how to create end use scenarios
Strong technical background in FPGA prototype emulation, and debug
Strong technical background in silicon validation, failure analysis and debug
Excellent Board level debug capabilities in lab environment: hands-on troubleshooting skills for digital logic and analog circuit on PCB’s using oscilloscopes, digital analyzers, protocol exercisers and analyzers, integrated logic analyzers (e.g. Synopsys Identify, Xilinx Chipscope, Altera Signalscope, Lattice Reveal)
Design with RTL coding in Verilog and VHDL is a must
Experience using Simulation (ModelSim) and Synthesis (Synplicity) tools
Good knowledge of validating system level designs based on embedded processors and peripherals such as SPI, I2C, UART, Ethernet, PCI and USB
Familiarity with the bring up and on-board debug of 32Gbps SERDES
Hands-on systems level design and debug experience with following high-speed serial communications protocols (must: PHY, PCS and Data link layer of the OSI protocol stack; desirable: transaction and upper layers of the OSI protocol):
PCIe Gen3/4/5
Experience with the PCI-SIG Compliance Tests
Protocol Testing
PCI-CV Testing
PHY Testing
Experience with the PCIe Lab Equipment
PCIe Analyzer
PCIe Exerciser
Strong commitment to quality and customer satisfaction
Excellent verbal and written communication skills in English
Able to travel 0-2 times annually if required.
Preferred qualifications
Familiarity with any high speed SERDES controllers that make use of 32Gbps PCS, PMA :
Ethernet 1, 2.5, 5, 10, 25, 40, 50, 100, 200, 400 Gbps, including familiarity with (U)S(X)GMII
Interlaken (4.25 to 412.5 Gbps)
OTN OTUx (2.66 to 131 Gbps), or SONET/SDH OC3/12/48/192
(E,X,XGS,NG)-PON or 100G-EPON
Video interfaces SDI-SD/HD/3GHD and SDI (5.94, 11.88Gbps), Displayport (6.48 to 25.92Gbps), HDMI (3.96 to 42.66 Gbps)
JESD204C (6.375 to 32 Gbps)
Design and debug experience for any of the below high-speed serial communications protocols is a plus, but not necessary:
Hybrid Memory Cube
CPRI Rate 1 to 10+
Serial Rapid IO 4.1
Firewire
Litefast
USB 3.0
SATA I, II, III
Fiber Channel
CoaXpress
C, C++ or object-oriented programming skills is desirable
Knowledge and experience in embedded firmware development is desirable
Good understanding of embedded firmware/software development process is desirable
Knowledge and experience in JTAG, SVF and 1532 standards and STAPL programming is desirable
Knowledge of PERL/TCL scripting is desirable
7.00-12.00 Years
Bachelor Of Technology (B.Tech/B.E)
▶️ PCIE( Peripheral Component Interconnect Express (PCIe or PCI-E)
🖊️ Aforce Technologies Private
📍 Hyderabad
Job Type: Full-time Working experience: 1 year Job OverviewWe are seeking a talented IT Developer to join our team at...
Apply For This JobJob details No matching job preferences Salary ₹15,000 – ₹20,000 a month Job type Full-time Shift and schedule Rotational shift...
Apply For This JobJob Type Full Time Job Description As a member of our Software Engineering Group, we look first and foremost for...
Apply For This Job– Nazwa jednostki organizacyjnej ZUS I Oddział w Warszawie – Nazwa komórki organizacyjnej Wydział Realizacji Dochodów – Miejsce pracy ZUS...
Apply For This JobCompany Overview SUN Mobility is the leading provider of universal energy infrastructure and services to accelerate mass electric vehicle usage....
Apply For This JobJob Description TransUnion is a global leader in analytics, decisioning and information management. We apply advanced technology and analytic expertise...
Apply For This Job